# **Reliability Qual Report** Product Series: <u>CA-IS308X</u> Report Version: A2 # Catalogue | 1 | Sun | ımary | 3 | | |---|---------------------|--------------------------------------------|---|--| | 2 | Product Series List | | | | | 3 | Pro | duct Informationduct | 3 | | | | 3.1 | Fab Information | 3 | | | | 3.2 | Package Information | 3 | | | 4 | Pro | duct Reliability Qualification Requirement | 4 | | | | 4.1 | Device Reliability Test Requirement | 4 | | | 5 | Pro | duct Reliability Qualification Result | 5 | | | | 5.1 | Device Reliability Test Result | 5 | | | | 5.2 | SOIC16-WB Package Reliability Test Result | 5 | | | 6 | Con | clusion | 5 | | ### 1 Summary Chipanalog product quality and reliability test is a risk mitigation process designed to ensure the lifetime of device in customer application. There are a variety of methods for evaluating semiconductor wafer fabrication process and package-level reliability, which may include accelerated environmental test conditions followed by reduction to actual use conditions. The manufacturability assessment of chips includes verifying a robust assembly process, continuity of product production, and ensuring availability. According to the Joint Electronic Devices Engineering Committee (JEDEC) standards and procedures, the product evaluation of Chipanalog conforms to industry standard test methods. The CA-IS308X product series use same Die and package type. The difference between different part NO. is the different position of wire bonding. #### 2 Product Series List | Product Series | CA-IS308X | |----------------|---------------------------------------| | Package Type | SOIC16-WB(W) | | Part NO. | CA-IS3082WX/CA-IS3088WX/ CA-IS3082WNX | **Note:** Based on JEDEC Qualification family rule, the family qualification may be applied to similar components with the same fabrication process, design rules, and similar circuits. The same package structure, allowing different sizes and pin counts, with the same BOM, can be used as the same series group. #### 3 Product Information ### 3.1 Fab Information | | Die 1 | Die 2 | |---------------|--------|--------| | Wafer ID | ZHUQUE | EUROPA | | Wafer Process | 18BCD | 18BCD | #### 3.2 Package Information | Assembly Site | SiMAT | |---------------|-----------| | FT Test Site | SiMAT | | Package | SOIC16-WB | | Lead Frame | Cu | | Bond wire | 0.8mil Au | | MSL Level | MSL3 | # 4 Product Reliability Qualification Requirement # 4.1 Device Reliability Test Requirement | Stress Test | Ref. | Abbv. | Conditions | Duration /Accept | |-----------------------|--------------|-------|---------------------|------------------| | Electrical Parameter | JESD86 | ED | Per Datasheet | Per Datasheet | | Assessment | JESDOO | ED | Per Datasneet | Per Datasneet | | High Temperature | JESD22-A108, | HTOL | TJ ≥ 125 °C | 1000 hrs/ 0 Fail | | Operating Life | JESD85 | | Vcc ≥ Vcc max | | | Human Body Model | JS-001 | ESD- | TA = 25 °C | Classification | | ESD | 12-001 | HBM | IA = 25 C | Classification | | Charged Device JS-002 | | ESD- | TA = 25 °C | Classification | | Model ESD | 13-002 | | IA - 23 C | | | Latch-Up | JESD78 | LU | Class I or Class II | 0 Fail | ## 4.2 Package Reliability Test Requirement | Stress Test | Ref. | Abbv. | Conditions | Duration /Accept | |----------------------------------------------------|-----------------------|-------|---------------------------------------------|-------------------------------| | MSL | JESD22 - A113 | PC | Per appropriate MSL level per J-<br>STD-020 | Electrical Test<br>(optional) | | High Temperature<br>Storage | JESD22-A103<br>& A113 | HTSL | 150 °C,1000hrs | 1000 hrs / 0 Fail | | Temperature Humidity<br>Bias | JESD22-A101 | ТНВ | 85 °C, 85 % RH, Vcc max | 1000 hrs / 0 Fail | | Highly Accelerated Temperature and Humidity Stress | JESD22-A110 | HAST | 130 °C / 110 °C, 85 % RH,<br>Vcc max | 96/264 hrs/ 0 Fail | | Temperature Cycling | JESD22-A104 | TCT | - 65 °C to +150 °C | 500 cycles / 0 Fail | | Unbiased Temperature/Humidity | JESD22-A102 | AC | 121 °C / 100% RH | 96 hrs / 0 Fail | | Bond Pull Strength | M2011 | BPS | Characterization, Pre Encapsulation | Ppk≥1.66<br>or Cpk≥1.33 | | Bond Shear | JESD22-B116 | BS | Characterization, Pre<br>Encapsulation | Ppk≥1.66<br>or Cpk≥1.33 | | Solderability | M2003<br>JESD22-B102 | SD | Characterization | 0 Fail | **Note:** Either HAST or THB may be chosen. # 5 Product Reliability Qualification Result # 5.1 Device Reliability Test Result | Stress Test | Condition | Duration | Sample size | Result | Classification | |-------------|--------------------|----------|-------------|--------|----------------| | ED | Per Datasheet | / | 5*3lots | Pass | / | | HTOL | Ta=125℃, Vcc=5.5V; | 1000hrs | 77*4lot | Pass | / | | ESD-HBM | Ta=25℃ | / | 3*2lot | Pass | Class 3A | | ESD-CDM | Ta=25℃ | / | 3*2lot | Pass | Class C3 | | LU | Ta=25℃ | / | 3*2lot | Pass | Class I | # 5.2 SOIC16-WB Package Reliability Test Result | Stress Test | Condition | Duration | Sample size | Result | |-------------|--------------------------------|----------|-------------|--------| | PC | MSL 3 | / | 231*3lot | Pass | | HTSL | Ta=150°C | 1000hrs | 77*1lot | Pass | | HAST | 130℃/85%RH,Vcc=5.5V | 96hrs | 77*3lot | Pass | | TCT | -65°C to +150°C | 500cycle | 77*3lot | Pass | | AC | 121℃/100%RH | 96hrs | 77*3lot | Pass | | SBS | M2011 | / | 30wire*5ea | Pass | | BPS | JESD22-B116 | / | 30wire*5ea | Pass | | SD | Steam aging 8hrs, 245℃ dipping | / | 22*1lot | Pass | ## 6 Conclusion All above test items conform to JEDEC standard and CA-IS308X series products meet all test requirements. All reliability test of CA-IS308X is acceptable #### Statement The above information is for reference only and used to support better design and development of Chipanalog's customer. Chipanalog reserves the right to change the above information due to technical innovation without prior notice. All products from Chipanalog are tested before shipment. But customer is responsible for its own assessment and determination of suitability for specific practical applications. Chipanalog's license to use the resources is limited to develop applications related to the Chipanalog products involved. Chipanalog shall not be liable for any claims, damages, costs, losses, or liabilities arising from the use of the said Resources. #### **Trademark Information** Both Chipanalog Inc.® and Chipanalog® are belong to Chipanalog's Trademark. #### **Version History** | Version | Change Reason | Release Date | |---------|--------------------------------------------------------------------------------------|--------------| | A1 | Initial | Sep.2021 | | A2 | <ol> <li>Add CA-IS3082WX Part NO.;</li> <li>Add 1lot ESD and HTOL result.</li> </ol> | Apr. 2022 |